# Timing Considerations with Verilog-Based Designs

This tutorial describes how Altera's Quartus<sup> $\mathbb{R}$ </sup> II software deals with the timing issues in designs based on the Verilog hardware description language. It discusses the various timing parameters and explains how specific timing constraints may be set by the user.

#### **Contents:**

Example Circuit Timing Analyzer Report Specifying the Timing Constraints Timing Simulation Quartus II software includes a Timing Analyzer module which performs a detailed analysis of all timing delays for a circuit that is compiled for implementation in an FPGA chip. This tutorial discusses the types of analyses performed and shows how particular timing requirements may be specified by the user. The discussion assumes that the reader is familiar with the basic operation of Quartus II software, as may be learned from an introductory tutorial.

Doing this tutorial, the reader will learn about:

- Parameters evaluated by the Timing Analyzer
- Specifying the desired values of timing parameters
- Using timing simulation

The timing results shown in the examples in this tutorial were obtained using Quartus II version 5.0, but other versions of the software can also be used.

#### **1** Example Circuit

Timing issues are most important in circuits that involve long paths through combinational logic elements with registers at inputs and outputs of these paths. As an example, we will use the adder/subtractor circuit shown in Figure 1. It can add, subtract, and accumulate *n*-bit numbers using the 2's complement number representation. The two primary inputs are numbers  $A = a_{n-1}a_{n-2}\cdots a_0$  and  $B = b_{n-1}b_{n-2}\cdots b_0$ , and the primary output is  $Z = z_{n-1}z_{n-2}\cdots z_0$ . Another input is the AddSub control signal which causes Z = A + B to be performed when AddSub = 0 and Z = A - B when AddSub = 1. A second control input, Sel, is used to select the accumulator mode of operation. If Sel = 0, the operation  $Z = A \pm B$  is performed, but if Sel = 1, then B is added to or subtracted from the current value of Z. If the addition or subtraction operations result in arithmetic overflow, an output signal, Overflow, is asserted.

To make it easier to deal with asynchronous input signals, they are loaded into flip-flops on a positive edge of the clock. Thus, inputs A and B will be loaded into registers *Areg* and *Breg*, while *Sel* and *AddSub* will be loaded into flip-flops *SelR* and *AddSubR*, respectively. The adder/subtractor circuit places the result into register *Zreg*.



Figure 1. The adder/subtractor circuit.

The required circuit is described by the Verilog code in Figure 2. For our example, we use a 16-bit circuit as specified by n = 16. Implement this circuit as follows:

- Create a project addersubtractor.
- Include a file *addersubtractor.v*, which corresponds to Figure 2, in the project. For convenience, this file is provided in the directory *DE2\_tutorials\design\_files*, which is included on the CD-ROM that accompanies the DE2 board and can also be found on Altera's DE2 web pages.
- Choose the Cyclone II EP2C35F672C6 device, which is the FPGA chip on Altera's DE2 board.
- Compile the design.

```
// Top-level module
module addersubtractor (A, B, Clock, Reset, Sel, AddSub, Z, Overflow);
   parameter n = 16;
   input [n-1:0] A, B;
   input Clock, Reset, Sel, AddSub;
   output [n-1:0] Z;
   output Overflow;
   reg SelR, AddSubR, Overflow;
   reg [n-1:0] Areg, Breg, Zreg;
   wire [n–1:0] G, H, M, Z;
   wire carryout, over_flow;
// Define combinational logic circuit
   assign H = Breg \land \{n\{AddSubR\}\};
   mux2to1 multiplexer (Areg, Z, SelR, G);
      defparam multiplexer.k = n;
   adderk nbit_adder (AddSubR, G, H, M, carryout);
      defparam nbit_adder.k = n;
   assign over_flow = carryout ^{\wedge} G[n-1] ^{\wedge} H[n-1] ^{\wedge} M[n-1];
   assign Z = Zreg;
// Define flip-flops and registers
   always @(posedge Reset or posedge Clock)
      if (Reset == 1)
      begin
         Areg \leq = 0; Breg \leq = 0; Zreg \leq = 0;
         SelR \leq = 0; AddSubR \leq = 0; Overflow \leq = 0;
      end
      else
      begin
         Areg \langle = A; Breg \langle = B; Zreg \langle = M;
         SelR <= Sel; AddSubR <= AddSub; Overflow <= over_flow;
      end
endmodule
// k-bit 2-to-1 multiplexer
module mux2to1 (V, W, Selm, F);
   parameter k = 8;
   input [k-1:0] V, W;
   input Selm;
   output [k-1:0] F;
   reg [k-1:0] F;
   always @(V or W or Selm)
      if (Selm == 0) F = V;
      else F = W:
endmodule
... continued in Part b
```

Figure 2. Verilog code for the circuit in Figure 1 (Part *a*).

```
// k-bit adder
module adderk (carryin, X, Y, S, carryout);
parameter k = 8;
input [k-1:0] X, Y;
input carryin;
output [k-1:0] S;
output carryout;
reg [k-1:0] S;
reg carryout;
always @(X or Y or carryin)
{carryout, S} = X + Y + carryin;
endmodule
```

Figure 2. Verilog code for the circuit in Figure 1 (Part *b*).

#### 2 Timing Analyzer Report

Successful compilation of our circuit generates the Compilation Report in Figure 3. This report provides a lot of useful information. It shows the number of logic elements, flip-flops (called registers), and pins needed to implement the circuit. It gives detailed information produced by the Synthesis and Fitter modules. It also indicates the speed of the implemented circuit. A good measure of the speed is the maximum frequency at which the circuit can be clocked, referred to as *fmax*. This measure depends on the longest delay along any path, called the *critical path*, between two registers clocked by the same clock. Quartus II software performs a timing analysis to determine the expected performance of the circuit. It evaluates several parameters, which are listed in the Timing Analyzer section of the Compilation Report. Click on the small + symbol next to Timing Analyzer to expand this section of the report, and then click on the Timing Analyzer item Summary which displays the table in Figure 4. The last entry in the table shows that the maximum frequency for our circuit implemented on the specified chip is 214.27 MHz. You may get a different value of *fmax*, dependent on the specific version of Quartus II software that you are using. To see the paths in the circuit that limit the *fmax*, click on the Timing Analyzer item Clock Setup: 'Clock' in Figure 4 to obtain the display in Figure 5. This table shows that the critical path begins at the flip-flop *AddSubR* and ends at the flip-flop *Overflow*.

| Compilation Report                                                                                                                                                                  | rt - Flow Summary<br>Flow Summary                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Legal Notice     Flow Summary     Flow Settings     Flow Elapsed Time     Flow Elapsed Time     Flow Log     Analysis & Synthesis     Flow Fitter     Assembler     Timing Analyzer | Flow Status<br>Quartus II Version<br>Revision Name<br>Top-level Entity Name<br>Family<br>Device<br>Timing Models<br>Met timing requirements<br>Total logic elements<br>Total logic elements<br>Total pins<br>Total virtual pins<br>Total memory bits<br>Embedded Multiplier 9-bit elements<br>Total PLLs | Successful - Thu Sep 29 16:46:00 2005<br>5.0 Build 168 06/22/2005 SP 1 SJ Full Version<br>addersubtractor<br>Cyclone II<br>EP2C35F672C6<br>Preliminary<br>Yes<br>52 / 33.216 ( < 1 % )<br>51<br>53 / 475 ( 11 % )<br>0<br>0 / 483.840 ( 0 % )<br>0 / 70 ( 0 % ) |

Figure 3. The Compilation Report.

| Compilation Report - Tile<br>Compilation Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _ | ng Analyzer Sun<br>ming Analyzer Summary |       | ry               |                                  |         |               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------------------------|-------|------------------|----------------------------------|---------|---------------|
| El Legal Notice                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Γ | Туре                                     | Slack | Required<br>Time | Actual<br>Time                   | From    | То            |
| - A Flow Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 | Worst-case tsu                           | N/A   | None             | 4.548 ns                         | B[14]   | Breg[14]      |
| - A How Elapsed Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2 | Worst-case tco                           | N/A   | None             | 7.750 ns                         | Zreg[8] | Z[8]          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3 | Worst-case th                            | N/A   | None             | -0.267 ns                        | A[0]    | Areg[0]       |
| 🗉 🚑 🗀 Analysis & Synthesis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4 | Clock Setup: 'Clock'                     | N/A   | None             | 214.27 MHz ( period = 4.667 ns ) | AddSubR | Overflow~reg0 |
| 🗄 🚄 🧰 Fitter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 5 | Total number of failed paths             |       |                  |                                  |         |               |
| Assembler      Assembler      Assembler      Summary      Settings      Clock Settings Summary      Gock Setup: 'Clock'      Stu      Stu |   |                                          |       |                  |                                  |         |               |
| 🗃 🥹 Messages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | < |                                          |       |                  |                                  |         | >             |

Figure 4. The Timing Analyzer Summary.

| 🚰 Compilation Report                     | Cloc | k Setup: | 'Clock'                          |          |               |
|------------------------------------------|------|----------|----------------------------------|----------|---------------|
| - 🚑 🖹 Legal Notice<br>- 🚔 🖬 Flow Summary |      | Slack    | Actual fmax<br>(period)          | From     | To            |
| Briow Settings                           | 1    | N/A      | 214.27 MHz (period = 4.667 ns )  | AddSubR  | 0verflow~reg0 |
| Blow Elapsed Time                        | 2    | N/A      | 230.31 MHz (period = 4.342 ns )  | SelR     | 0verflow~reg0 |
| A B Flow Log                             | 3    | N/A      | 250.88 MHz (period = 3.986 ns )  | AddSubR  | Zreg[15]      |
| Analysis & Synthesis                     | 4    | N/A      | 251.76 MHz ( period = 3.972 ns ) | Zreg[6]  | 0verflow~reg0 |
| - <b>4</b> - Fitter                      | 5    | N/A      | 254.13 MHz (period = 3.935 ns )  | AddSubR  | Zreg[14]      |
|                                          | 6    | N/A      | 257.47 MHz ( period = 3.884 ns ) | AddSubR  | Zreg[13]      |
| 🗐 🔄 Timing Analyzer                      | 7    | N/A      | 260.89 MHz (period = 3.833 ns )  | AddSubR  | Zreg[12]      |
| Summary                                  | 8    | N/A      | 264.41 MHz ( period = 3.782 ns ) | AddSubR  | Zreg[11]      |
| 🗿 🎹 Settings                             | 9    | N/A      | 264.55 MHz ( period = 3.780 ns ) | Zreg[13] | Overflow~reg0 |
| 🗃 🎹 Clock Settings Summary               | 10   | N/A      | 265.67 MHz (period = 3.764 ns )  | Zreg[5]  | 0verflow~reg0 |
| Sclock Setup: 'Clock'                    | 11   | N/A      | 268.02 MHz (period = 3.731 ns )  | AddSubR  | Zreg[10]      |
| A tsu                                    | 12   | N/A      | 271.74 MHz ( period = 3.680 ns ) | AddSubR  | Zreg[9]       |
|                                          | 13   | N/A      | 271.89 MHz (period = 3.678 ns )  | Zreg[0]  | Overflow~reg0 |
| And the                                  | 14   | N/A      | 273.15 MHz (period = 3.661 ns )  | SelR     | Zreg[15]      |

Figure 5. Critical paths.

The table in Figure 4 also shows other timing results. While *fmax* is a function of the longest propagation delay between two registers in the circuit, it does not indicate the delays with which output signals appear at the pins of the chip. The time elapsed from an active edge of the clock signal at the clock source until a corresponding output signal is produced (from a flip-flop) at an output pin is denoted as the *tco* delay at that pin. In the worst case, the *tco* in our circuit is 7.750 ns. Click on tco in the Timing Analyzer section to view the table given in Figure 6. The first entry in the table shows that it takes 7.750 ns from when an active clock edge occurs until a signal propagates from bit 8 in register *Zreg* to the output pin  $z_8$ . The other two parameters given in Figure 4 are setup time, *tsu*, and hold time, *th*.

| Compilation Report - t     | со  | )     |                 |               |               |          |               |   |
|----------------------------|-----|-------|-----------------|---------------|---------------|----------|---------------|---|
| 🚑 🔄 Compilation Report     | tco | )     |                 |               |               |          |               |   |
| Legal Notice               |     | Slack | Required<br>tco | Actual<br>tco | From          | To       | From<br>Clock | Γ |
|                            | 1   | N/A   | None            | 7.750 ns      | Zreg[8]       | Z[8]     | Clock         |   |
|                            | 2   | N/A   | None            | 7.503 ns      | 0verflow~reg0 | Overflow | Clock         |   |
| B Flow Log                 | 3   | N/A   | None            | 7.456 ns      | Zreg[12]      | Z[12]    | Clock         |   |
| 🗉 🚑 🗀 Analysis & Synthesis | 4   | N/A   | None            | 7.411 ns      | Zreg[3]       | Z[3]     | Clock         |   |
| F - Fitter                 | 5   | N/A   | None            | 7.328 ns      | Zreg[2]       | Z[2]     | Clock         |   |
|                            | 6   | N/A   | None            | 7.311 ns      | Zreg[9]       | Z[9]     | Clock         |   |
| 🗏 🚑 🔁 Timing Analyzer      | 7   | N/A   | None            | 7.196 ns      | Zreg[6]       | Z[6]     | Clock         |   |
| A Summary                  | 8   | N/A   | None            | 7.173 ns      | Zreg[0]       | Z[0]     | Clock         |   |
| 🖉 🗰 Settings               | 9   | N/A   | None            | 7.093 ns      | Zreg[11]      | Z[11]    | Clock         |   |
| Glock Settings Summary     | 10  | N/A   | None            | 7.088 ns      | Zreg[5]       | Z[5]     | Clock         |   |
| - A tock Setup: 'Clock'    | 11  | N/A   | None            | 7.072 ns      | Zreg[10]      | Z[10]    | Clock         |   |
| a tsu                      | 12  | N/A   | None            | 7.068 ns      | Zreg[14]      | Z[14]    | Clock         |   |
|                            | 13  | N/A   | None            | 7.046 ns      | Zreg[13]      | Z[13]    | Clock         |   |
| A th                       | 14  | N/A   | None            | 7.046 ns      | Zreg[4]       | Z[4]     | Clock         |   |
| A Messages                 | 15  | N/A   | None            | 6.801 ns      | Zreg[1]       | Z[1]     | Clock         |   |
|                            | 16  | N/A   | None            | 6.744 ns      | Zreg[15]      | Z[15]    | Clock         |   |
|                            | 17  | N/A   | None            | 6.547 ns      | Zreg[7]       | Z[7]     | Clock         |   |

Figure 6. The tco delays.

## **3** Specifying Timing Constraints

So far we have compiled our Verilog code without indicating to the Quartus II software the required speed performance of the circuit. In the absence of such timing constraints the Quartus II software implements a designed circuit in a good but not necessarily the best way in order to keep the compilation time short. If the result does not meet the user's expectations, it is possible to specify certain timing constraints that should be met. For example, suppose that we want our example circuit to operate at a clock frequency of at least 250 MHz, rather than the 214.27 MHz as indicated by the value of *fmax* in Figure 4. To see if this can be achieved we can set the *fmax* constraint as follows:

- 1. Select Assignments > Timing Settings to reach the Timing Requirements & Options window in Figure 7. In this window it is possible to specify the requirements for a number of different parameters.
- 2. In the box Clock Settings specify that the required value of *fmax* is 250 MHz. Click OK.
- 3. Recompile the circuit.
- 4. Open the Timing Analyzer Summary to see that the new *fmax* is 263.02 MHz, as indicated in Figure 8. You may get a slghtly different result depending on the version of the Quartus II software used.

| Settings - addersubtracto                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | pr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | X |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Settings - addersubtracto<br>Category:<br>General<br>Files<br>User Libraries (Current Project)<br>Device<br>Timing Requirements & Options<br>EDA Tool Settings<br>Compilation Process Settings<br>Compilation Process Settings<br>Filter Settings<br>Timing Analysis & Synthesis Settings<br>Filter Settings<br>Timing Analyser<br>Design Assistant<br>SignalT ap II Logic Analyzer<br>SignalProbe Settings<br>Simulator<br>PowerPlay Power Analyzer Settings<br>Software Build Settings<br>HardCopy Settings | Timing Requirements & Options         Specify timing requirements and options. Individual timing assignments can be made through the Assignment Editor.         Delay requirements         Isu         Is |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OK Cancel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |

Figure 7. Specify the timing constraints in the Settings window.

| 🔁 Compilation Report                                                                                                        | Tir | ning Analyzer Summar         | y        |                                  |                                  |         |              |
|-----------------------------------------------------------------------------------------------------------------------------|-----|------------------------------|----------|----------------------------------|----------------------------------|---------|--------------|
| - 🛃 🖹 Legal Notice<br>- 🛃 🖬 Flow Summary                                                                                    |     | Туре                         | Slack    | Required<br>Time                 | Actual<br>Time                   | From    | To           |
| Flow Settings                                                                                                               | 1   | Worst-case tsu               | N/A      | None                             | 4.191 ns                         | A[15]   | Areg[15]     |
| Flow Elapsed Time                                                                                                           | 2   | Worst-case tco               | N/A      | None                             | 7.181 ns                         | Zreg[8] | Z[8]         |
| Flow Log                                                                                                                    | 3   | Worst-case th                | N/A      | None                             | -0.558 ns                        | Sel     | SelR         |
| Analysis & Synthesis                                                                                                        | 4   | Clock Setup: 'Clock'         | 0.198 ns | 250.00 MHz ( period = 4.000 ns ) | 263.02 MHz ( period = 3.802 ns ) | AddSubR | Overflow~reg |
| 3 📄 Fitter                                                                                                                  | 5   | Clock Hold: 'Clock'          | 1.175 ns | 250.00 MHz ( period = 4.000 ns ) | N/A                              | Areg[0] | Zreg[0]      |
| a 🔁 Assembler                                                                                                               | 6   | Total number of failed paths |          |                                  |                                  |         |              |
| Timing Analyzer  Summary  Settings  Clock Settings Summary  Clock Setup: 'Clock'  Clock Hold: 'Clock'  Setting tu  Messages |     |                              |          |                                  |                                  |         |              |

Figure 8. New timing results.

If the specified constraint is too high, the Quartus II compiler will not be able to satisfy it. For example, set the *fmax* constraint to 300 MHz and recompile the circuit. Now, the Timing Analyzer Summary will show that this constraint cannot be met, as seen in Figure 9.

| Compilation Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Tir | ning Analyzer Summar         | y .       |                                  |                                  |         |              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------|-----------|----------------------------------|----------------------------------|---------|--------------|
| 👍 🖹 Legal Notice<br>– 👍 🖬 Flow Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     | Туре                         | Slack     | Required<br>Time                 | Actual<br>Time                   | From    | To           |
| - A How Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1   | Worst-case tsu               | N/A       | None                             | 4.191 ns                         | A[15]   | Areg[15]     |
| - A How Elapsed Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2   | Worst-case tco               | N/A       | None                             | 7.181 ns                         | Zreg[8] | Z[8]         |
| B Flow Log                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3   | Worst-case th                | N/A       | None                             | -0.558 ns                        | Sel     | SelR         |
| 🗃 🚔 🛄 Analysis & Synthesis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4   | Clock Setup: 'Clock'         | -0.469 ns | 300.03 MHz ( period = 3.333 ns ) | 263.02 MHz ( period = 3.802 ns ) | AddSubR | Overflow~reg |
| a 🚑 🦲 Fitter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 5   | Clock Hold: 'Clock'          | 1.175 ns  | 300.03 MHz ( period = 3.333 ns ) | N/A                              | Areg[0] | Zreg[0]      |
| a 🚑 🗀 Assembler                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6   | Total number of failed paths |           |                                  |                                  |         |              |
| Iming Analyzer         Iming Summary         Image: Settings         Image: Settings Summary         Image: Settings Settings Settings Settings         Image: Settings Settings Settings         Image: Settings Settings Settings         Image: Setings Setings </th <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> |     |                              |           |                                  |                                  |         |              |

Figure 9. The timing constraint cannot be met.

The specified *fmax* of 300 MHz cannot be achieved because one or more paths in the circuit have long propagation delays. To locate the most critical path highlight the Clock Setup entry in the table by clicking on it. Then, right-click to get the pop-up menu shown in Figure 10. Select Locate > Locate in RTL Viewer which will cause the RTL Viewer to display the critical path as presented in Figure 11. Note that this path begins at flip-flop *AddSubR* and ends at the *Overflow* flip-flop.



Figure 10. Locate the critical path.



Figure 11. Path for which the timing constraint cannot be met.

It is likely that there are other paths that make it impossible to meet the specified constraint. To identify these paths choose Clock Setup: 'Clock' on the left side of the Compilation Report in Figure 9. As seen in Figure 12, there are 10 paths with propagation delays that are too long. Observe a column labeled Slack. The term *slack* is used to indicate the margin by which a timing requirement is met or not met. In the top row in Figure 12 we see that the timing delays along the path from the *AddSubR* flip-flop to the *Overflow* flip-flop are 0.469 ns longer than the maximum of 4 ns that is the period of the 250-MHz clock specified as the *finax* constraint.

| Compilation Report                       | Clo | ck Setup: 'Clo | ck'                              |          |                |      |
|------------------------------------------|-----|----------------|----------------------------------|----------|----------------|------|
| - 🚑 🖹 Legal Notice<br>- 🚑 🔲 Flow Summary |     | Slack          | Actual fmax<br>(period)          | From     | To             |      |
| - And Flow Settings                      | 1   | -0.469 ns      | 263.02 MHz ( period = 3.802 ns ) | AddSubR  | Overflow~reg0  | Col. |
| - A Flow Elapsed Time                    | 2   | -0.411 ns      | 267.09 MHz ( period = 3.744 ns ) | Zreg[5]  | Overflow~reg0  | 1    |
| B Flow Log                               | 3   | -0.285 ns      | 276.40 MHz ( period = 3.618 ns ) | Zreg[0]  | Overflow~reg0  |      |
| Analysis & Synthesis                     | 4   | -0.270 ns      | 277.55 MHz ( period = 3.603 ns ) | SelR     | Overflow~reg0  | 1    |
| A Fitter                                 | 5   | -0.247 ns      | 279.33 MHz ( period = 3.580 ns ) | Zreg[1]  | Overflow~reg0  |      |
|                                          | 6   | -0.191 ns      | 283.77 MHz ( period = 3.524 ns ) | Zreg[2]  | Overflow~reg0  |      |
| 🕘 Assembler<br>🕘 Timing Analyzer         | 7   | -0.152 ns      | 286.94 MHz ( period = 3.485 ns ) | Zreg[4]  | Overflow~reg0  |      |
| Summary                                  | 8   | -0.146 ns      | 287.44 MHz ( period = 3.479 ns ) | Zreg[3]  | Overflow~reg0  |      |
| Settings                                 | 9   | -0.063 ns      | 294.46 MHz ( period = 3.396 ns ) | Zreg[6]  | Overflow~reg0  |      |
| Clock Settings Summary                   | 10  | -0.049 ns      | 295.68 MHz ( period = 3.382 ns ) | Zreg[11] | Overflow~reg0  |      |
| - Clock Setup: 'Clock'                   | 11  | 0.019 ns       | 301.75 MHz ( period = 3.314 ns ) | Breg[2]  | Overflow~reg0  |      |
| Glock Hold: 'Clock'                      | 12  | 0.029 ns       | 302.66 MHz ( period = 3.304 ns ) | Zreg[7]  | Overflow~reg0  |      |
| A tsu                                    | 13  | 0.118 ns       | 311.04 MHz ( period = 3.215 ns ) | Breg[4]  | Overflow~reg0  |      |
|                                          | 14  | 0.123 ns       | 311.53 MHz ( period = 3.210 ns ) | Breg[0]  | Overflow~reg0  |      |
| th                                       | 15  | 0.163 ns       | 315.46 MHz ( period = 3.170 ns ) | Areg[0]  | Overflow~reg0  |      |
| - 5 Messages                             | 16  | N 174 ne       | 316 56 MHz (period = 3 159 ps )  | Area[1]  | Overflow~reall | ł    |

Figure 12. The longest delay paths.

We have shown how to set the *fmax* constraint. The other constraints depicted in the window in Figure 7 can be set in the same way.

### 4 Timing Simulation

Timing simulation provides a graphical indication of the delays in the implemented circuit, as can be observed from the displayed waveforms. For a discussion of simulation see the tutorial *Quartus II Simulation with Verilog Designs*, which uses the same *addersubtractor* circuit as an example.

Copyright ©2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

This document is being provided on an "as-is" basis and as an accommodation and therefore all warranties, representations or guarantees of any kind (whether express, implied or statutory) including, without limitation, warranties of merchantability, non-infringement, or fitness for a particular purpose, are specifically disclaimed.